# **SV TASK-1**

## 1. SV DATA TYPES

<u>Ans:</u> Data types ensure that operations on data are valid and appropriate, helping prevent errors by defining the nature and range of values that variables can hold.

Basic Data Types we have in System Verilog are as follows:

Certainly! Here's an overview of several SystemVerilog data types, including their definitions, uses, keywords, and syntaxes:

## 1. Logic

Definition: A 4-state data type that can hold the values 0, 1, X (unknown), or Z (high impedance).

Uses: Used where unknown and high impedance states need to be represented, such as in gate-level modeling and signal connectivity.

Keyword: 'logic'

Syntax: logic signal; // Single logic signal

logic [7:0] bus; // 8-bit logic vector

#### 2. 2-State Data Types

#### 2.1 Bit

Definition: A 2-state data type that can only hold values 0 or 1.

Uses: Used for binary data handling where X and Z values are not required, leading to more efficient simulation and synthesis.

Keyword: 'bit'

Syntax: bit flag; // Single bit variable

bit [31:0] vector; // 32-bit vector

#### 2.2 Byte

Definition: An 8-bit 2-state data type that can hold integer values ranging from -128 to 127.

Uses: Used for compact storage of small-range integer data.

Keyword: 'byte'

Syntax: byte data\_byte;

## 2.3 Longint

Definition: A 2-state, 64-bit data type that can hold integer values.

Uses:Used when large integer values are needed.

Keyword: 'longint'

Syntax: longint large\_number;

#### 2.4 Shortint

Definition: A 2-state, 16-bit data type that can hold integer values.

Uses: Used when smaller integer values are sufficient and memory efficiency is a concern.

Keyword: 'shortint'

Syntax: shortint small number;

#### 3. Enum

Definition: A user-defined data type that consists of a set of named integral constants.

Uses: Used to make a variable that can only assign certain predefined integers, making the code easier to read and debug.

Keyword: 'enum'

Syntax: enum {RED, GREEN, BLUE} color;

#### 4. Struct

Definition: A composite data type that packages together variables of different data types under a single name.

Uses: Used to model a collection of related data items, such as a record or a complex data structure.

Keyword: 'struct'

```
Syntax: typedef struct {
    int age;
    string name;
    } person t;
```

## 5. User-Defined Types (typedef)

Definition: Provides a mechanism to define a new name for an existing type.

Uses: Used for readability and ease of code maintenance by creating descriptive names for types.

Keyword: 'typedef'

Syntax: typedef int counter\_t; // New name for int

## 6. String

Definition: A variable-length text string data type.

Uses: Used for manipulating text strings like names, messages, etc.

Keyword: 'string'

Syntax: string name = "John Doe";

These data types form the basis of handling various kinds of data in System Verilog, catering to a wide range of applications from basic control structures to complex digital interfaces.

## 2.SystemVerilog Arrays (Static, Dynamic, Packed, Unpacked, Associative arrays, Queue)

<u>Ans:</u> Arrays in SystemVerilog offer a versatile way to group elements of the same type together under a single identifier. They can be used in various ways, depending on their declaration. Here's a brief overview of the primary types of arrays in SystemVerilog, their uses, and syntax examples.

#### 1. Fixed-Size Arrays/ Packed Arrays

**Definition**: A collection of elements that are all of the same type. The size of the array is defined at compile-time and cannot be changed.

**Uses**: Commonly used to store a fixed number of elements, such as buffers, data paths, or static lists.

**Syntax**: int array[10]; // An array of 10 integers

## 2. Dynamic Arrays

**Definition:** Arrays that can be resized during runtime. Their size is not fixed when they are declared.

**Uses:** Useful in situations where the amount of data isn't known at compile-time, such as collecting results from a test or creating a buffer of variable size.

## Syntax:

```
int dyn_array[]; // Declaration

// Allocate memory before use

dyn_array = new[initial_size];

// Resize

dyn_array = new[new_size](dyn_array);
```

## 3. Associative Arrays

**Definition:** An array that uses keys instead of integer index. The key can be of any type, making it flexible.

**Uses:** Ideal for when the index might be sparse or not sequentially based, such as a lookup table with non-integer indexing.

```
Syntax: string assoc_array [string]; // Keys are strings
    assoc array["key1"] = "value1";
```

#### 4. Queues

**Definition**: A variable-size, ordered collection of elements that offers methods for queue operations, such as insertions and deletions from the beginning or end.

**Uses:** Queues are useful for data structures that require elements to be added and removed dynamically like buffers, pipelines, or FIFOs.

## 5. Multi-dimensional Arrays

**Definition:** Arrays that have more than one dimension, such as a matrix.

**Uses**: Useful for applications requiring a grid layout, such as storing image data, matrix computations, or multi-layer network data.

**Syntax:** int matrix[3][3]; // A 3x3 matrix of integers

These array types in SystemVerilog provide powerful tools for handling collections of data efficiently and flexibly in different scenarios typical of both synthesis and simulation environments.

# 3. SystemVerilog Flow control (Loops, While, do while, foreach, for, forever, repeat, Events)

<u>Ans:</u> SystemVerilog offers a range of flow control constructs that enable you to manage the execution flow in simulation or synthesis. These constructs are similar to those in other programming languages but are designed to meet the specific needs of hardware design and verification. Here's an overview of each, with definitions and example syntaxes.

## 1. 'for' Loop

**Definition**: Executes a block of statements for a specified number of iterations, which is determined at the entry of the loop.

**Uses**:Commonly used for repeating a block of code a known number of times.

## Syntax:

```
for (int i = 0; i < 10; i++) {
  // code block to be executed
}</pre>
```

## 2. 'foreach' Loop

**Definition**: Iterates over elements of an array or a collection.

**Uses**: Useful for executing a block of code for each element in an array without manually handling the index.

#### Syntax:

```
int array[5] = {1, 2, 3, 4, 5};
foreach (array[idx]) {
   // array[idx] accesses each element
```

}

## 3. 'while' Loop

**Definition**: Repeats a block of code as long as a specified condition is true. The condition is evaluated before each iteration.

Uses: Effective when the number of iterations is not known before the loop starts.

#### Syntax:

```
int i = 0;
while (i < 10) {
  // code block to be executed
  i++;
}</pre>
```

## 4. 'do...while' Loop

**Definition**: Similar to the `while` loop, but the condition is evaluated after each iteration, ensuring that the loop is executed at least once.

Uses: Useful when the loop must execute at least once regardless of the condition.

## Syntax:

```
int i = 0;
do {
// code block to be executed
i++;
} while (i < 10);</pre>
```

## 5. 'forever' Loop

**Definition**: Continuously executes a block of statements indefinitely.

**Uses**: Mainly used in testbenches to generate continuous test vectors or to simulate a free-running clock.

```
Syntax: forever begin
    // Infinite execution block
}
```

## 6. 'repeat' Loop

**Definition**: Executes a block of code a specified number of times.

**Uses**:Ideal for repeating a block of code a determinable number of times, similar to a `for` loop but simpler for fixed repetitions.

## Syntax:

```
repeat (5) begin

// code block to be executed five times
}
```

#### 7. Events

**Definition**: A synchronization mechanism used to control the execution flow based on occurrences of specific events.

**Uses**: Events are extensively used in simulation for modeling activities that depend on specific occurrences, such as sending a signal after receiving another.

## Syntax:

```
event e;
initial begin
-> e; // trigger event
end
always @(e) begin
// block of code to execute when event 'e' is triggered
}
```

These constructs are essential for designing and testing digital systems, providing the flexibility and control needed to describe complex behaviors and interactions in hardware models.

# 4.SystemVerilog procedure statement (Blocking, Non-blocking)

<u>Ans:</u> SystemVerilog provides two distinct types of procedural assignment statements for controlling simulation behavior and synchronization between different operations: blocking and non-blocking. These are fundamental in writing sequential and concurrent code within `always` blocks in testbenches and hardware descriptions.

#### 4.1 Blocking Assignments

**Definition:** Executes the assignment before moving on to the next statement. The execution of subsequent statements is blocked until the current statement is completed.

**Uses**:Blocking assignments are typically used in sequences where operations must be performed in a strict order, such as in initial blocks for setting initial values or in procedural modeling within testbenches.

```
Syntax: integer a, b;
    initial begin
    a = 5; // Blocking assignment
    b = a + 1; // Executes only after 'a' is assigned
    end
```

In the example, b is assigned the value of a+1 only after a has been assigned the value 5. The assignments happen sequentially.

## 4.2 Non-blocking Assignments

**Definition**:Schedules the assignment to be completed at the end of the current simulation time step, allowing subsequent statements to execute without waiting for the completion of the current statement.

**Uses:** Non-blocking assignments are crucial in modeling concurrent behavior, such as in flip-flops and other sequential circuits where updates must occur simultaneously.

```
Syntax: reg [7:0] reg_a, reg_b;
    always @(posedge clk) begin
    reg_a <= 5; // Non-blocking assignment
    reg_b <= reg_a + 1; // Scheduled to execute concurrently
    end</pre>
```

Here, both `reg\_a` and `reg\_b` are scheduled to update their values at the end of the simulation timestep. This means that `reg\_b` does not immediately use the new value of `reg\_a` from the same timestep; it uses `reg\_a`'s value from the previous timestep. This is critical in ensuring correct behavior in flip-flops and other hardware elements that rely on simultaneous updates.

#### **Key Differences and Considerations:**

- <u>Order of Execution:</u> Blocking assignments execute in the order they appear, while non-blocking assignments allow the simulation to continue, scheduling the actual update for the end of the current timestep.

- <u>- Use in Synthesis</u>: In synthesis, both types of assignments have specific uses, generally restricted to initial setups for blocking, and clocked processes for non-blocking to mimic hardware behavior.
- <u>Potential Pitfalls</u>: Mixing blocking and non-blocking assignments in the same logic can lead to simulation-synthesis mismatches and unintended behaviors, hence it is typically recommended to use them carefully and consistently within separate contexts.

Understanding the distinctions and appropriate applications of these assignment types is crucial for accurate and efficient SystemVerilog coding, especially when designing complex digital systems with multiple interacting components.